- 4
Laurent Fesquet
4
Documents
Présentation
Maître de conférences
[Laboratoire TIMA](tima.imag.fr/ "Laboratoire TIMA")
Equipe [CDSI](http://tima.imag.fr/tima/en/cdsi/cdsioverview.html "équipe CDSI") (Design of Integrated devices, Circuits and Systems)
Associate Professor
[Laboratoire TIMA](tima.imag.fr/ "Laboratoire TIMA")
Team: [CDSI](http://tima.imag.fr/tima/en/cdsi/cdsioverview.html "équipe CDSI") (Design of Integrated devices, Circuits and Systems)
Publications
- 4
- 4
- 4
- 4
- 4
- 2
- 2
- 2
- 1
- 1
- 1
- 1
Body-Bias Micro-Generators for Activity-Driven Power ManagementFDSOI workshop at DATE Conference 2020, Mar 2020, Grenoble, France
Communication dans un congrès
hal-02956260v1
|
|
A Distributed Body-Biasing Strategy for Asynchronous Circuits27th IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC 2019), Oct 2019, Cuzco, Peru
Communication dans un congrès
hal-02170157v1
|
|
Level Shifter Architecture for Dynamically Biasing Ultra-Low Voltage Subcircuits of Integrated SystemsIEEE International Symposium on Circuits & Systems (ISCAS 2018), May 2018, Florence, Italy
Communication dans un congrès
hal-01726964v1
|
|
Fine Body Biasing Island Strategy in FD-SOI20th IP-SoC Conference (IP-SOC), Dec 2017, Grenoble, France
Communication dans un congrès
hal-01721571v1
|